## MX27C4100/27C4096

## 4M-BIT [512K x 8/256K x 16] CMOS EPROM

## FEATURES

- 256 K x 16 organization(MX27C4096, JEDEC pin out)
- $512 \mathrm{~K} \times 8$ or $256 \mathrm{~K} \times 16$ organization(MX27C4100, ROM pin out compatible)
- +12.5V programming voltage
- Fast access time: $100 / 120 / 150 \mathrm{~ns}$
- Totally static operation
- Completely TTL compatible


## GENERAL DESCRIPTION

The MX27C4100/4096 is a 5 V only, 4M-bit, ultraviolet Erasable Programmable Read Only Memory. It is organized as 256K words by 16 bits per word(MX27C4096), $512 \mathrm{~K} \times 8$ or $256 \mathrm{~K} \times 16(\mathrm{MX27C4100})$, operates from a single +5 volt supply, has a static standby mode, and features fast single address location programming. All programming signals are TTL levels, requiring a single pulse. For programming outside from the system, existing

## PIN CONFIGURATIONS

## SOP/CDIP/PDIP(MX27C4100)



- Operating current: 60 mA
- Standby current: 100uA
- Package type:
- 40 pin ceramic DIP
- 40 pin plastic DIP
- 44 pin PLCC
- 40 pin SOP

EPROM programmers may be used. The MX27C4100/ 4096 supports a intelligent fast programming algorithm which can result in programming time of less than two minutes.

This EPROM is packaged in industry standard 40 pin dual-in-line packages, 40 lead SOP, and 44 lead PLCC packages.

## BLOCK DIAGRAM (MX27C4100)



## PIN CONFIGURATIONS

## PLCC(MX27C4096)



## BLOCK DIAGRAM (MX27C4096)



PIN CONFIGURATIONS

## CDIP/PDIP(MX27C4096)



M×27C4100/27C4096

## PIN DESCRIPTION(MX27C4100)

| SYMBOL | PIN NAME |
| :--- | :--- |
| A0~A17 | Address Input |
| Q0~Q14 | Data Input/Output |
| $\overline{\mathrm{CE}}$ | Chip Enable Input |
| $\overline{\mathrm{OE}}$ | Output Enable Input |
| $\overline{\mathrm{BYTE} / V P P}$ | Word/Byte Selection/Program Supply Voltage |
| Q15/A-1 | Q15(Word mode)/LSB addr. (Byte mode) |
| VCC | Power Supply Pin (+5V) |
| GND | Ground Pin |

PIN DESCRIPTION(MX27C4096)

| SYMBOL | PIN NAME |
| :--- | :--- |
| A0~A17 | Address Input |
| Q0~Q15 | Data Input/Output |
| $\overline{\mathrm{CE}}$ | Chip Enable Input |
| $\overline{\mathrm{OE}}$ | Output Enable Input |
| VPP | Program Supply Voltage |
| VCC | Power Supply Pin (+5V) |
| GND | Ground Pin |

## TRUTH TABLE OF BYTE FUNCTION(MX27C4100)

BYTE MODE( $\overline{B Y T E}=$ GND $)$

| $\overline{\mathbf{C E}}$ | $\overline{\text { OE }}$ | Q15/A-1 | MODE | Q0-Q7 | SUPPLY CURRENT |
| :--- | :--- | :--- | :--- | :--- | :--- |
| H | X | X | Non selected | High Z | Standby(ICC2) |
| L | H | X | Non selected | High Z | Operating(ICC1) |
| L | L | A-1 input | Selected | DOUT | Operating(ICC1) |

WORD MODE(BYTE = VCC)

| $\overline{\mathbf{C E}}$ | $\overline{\mathbf{O E}}$ | Q15/A-1 | MODE | Q0-Q14 | SUPPLY CURRENT |
| :--- | :--- | :--- | :--- | :--- | :--- |
| H | X | High Z | Non selected | High Z | Standby(ICC2) |
| L | H | High Z | Non selected | High Z | Operating(ICC1) |
| L | L | DOUT | Selected | DOUT | Operating(ICC1) |

[^0]
## FUNCTIONAL DESCRIPTION

## THE ERASURE OF THE MX27C4100/4096

The MX27C4100/4096 is erased by exposing the chip to an ultraviolet light source. A dosage of 15 W seconds $/ \mathrm{cm}^{2}$ is required to completely erase a MX27C4100/4096. This dosage can be obtained by exposure to an ultraviolet lamp - wavelength of 2537 Angstroms ( $\AA$ ) - with intensity of $12,000 \mathrm{uW} / \mathrm{cm}^{2}$ for 15 to 20 minutes. The MX27C4100/ 4096 should be directly under and about one inch from the source and all filters should be removed from the UV light source prior to erasure.

It is important to note that the MX27C4100/4096, and similar devices, will be cleared for all bits of their programmed states with light sources having wavelengths shorter than 4000 A . Although erasure times will be much longer than that with UV sources at $2537 \AA$, nevertheless the exposure to fluorescent light and sunlight will eventually erase the MX27C4100/4096 and exposure to them should be prevented to realize maximum system reliability. If used in such an environment, the package window should be covered by an opaque label or substance.

## THE PROGRAMMING OF THE MX27C4100/4096

When the MX27C4100/4096 is delivered, or it is erased, the chip has all 4 M bits in the "ONE" or HIGH state. "ZEROs" are loaded into the MX27C4100/4096 through the procedure of programming.

For programming, the data to be programmed is applied with 16 bits in parallel to the data pins.

VCC must be applied simultaneously or before VPP, and removed simultaneously or after VPP. When programming an MXIC EPROM, a $0.1 u \mathrm{~F}$ capacitor is required across VPP and ground to suppress spurious voltage transients which may damage the device.

## FAST PROGRAMMING

The device is set up in the fast programming mode when the programming voltage VPP $=12.75 \mathrm{~V}$ is applied, with $\mathrm{VCC}=6.25 \mathrm{~V}$ and $\overline{\mathrm{OE}}=\mathrm{VIH}$ (Algorithm is shown in Figure 1). The programming is achieved by applying a single TTL low level 100us pulse to the CE input after addresses and data line are stable. If the data is not verified, an
additional pulse is applied for a maximum of 25 pulses. This process is repeated while sequencing through each address of the device. When the programming mode is completed, the data in all address is verified at $\mathrm{VCC}=$ $\mathrm{VPP}=5 \mathrm{~V} \pm 10 \%$.

## PROGRAM INHIBIT MODE

Programming of multiple MX27C4100/4096's in parallel with different data is also easily accomplished by using the Program Inhibit Mode. Except for CE and OE, all like inputs of the parallel MX27C4100/4096 may be common. A TTL low-level program pulse applied to an MX27C4100/4096 CE input with VPP $=12.5 \pm 0.5 \mathrm{~V}$ will program the MX27C4100/4096. A high-level CE input inhibits the other MX27C4100/4096s from being programmed.

## PROGRAM VERIFY MODE

Verification should be performed on the programmed bits to determine that they were correctly programmed. The verification should be performed with $\overline{O E}$ and $\overline{\mathrm{CE}}$ at VIL(for MX27C4096), $\overline{\mathrm{OE}}$ at VIL and $\overline{\mathrm{CE}}$ at VIH(for MX27C4100) and VPP at its programming voltage.

## AUTO IDENTIFY MODE

The auto identify mode allows the reading out of a binary code from an EPROM that will identify its manufacturer and device type. This mode is intended for use by programming equipment for the purpose of automatically matching the device to be programmed with its corresponding programming algorithm. This mode is functional in the $25^{\circ} \mathrm{C} \pm 5^{\circ} \mathrm{C}$ ambient temperature range that is required when programming the MX27C4100/ 4096.

To activate this mode, the programming equipment must force $12.0 \pm 0.5 \mathrm{~V}$ on address line A9 of the device. Two identifier bytes may then be sequenced from the device outputs by toggling address line A0 from VIL to VIH. All other address lines must be held at VIL during auto identify mode.

Byte $0(\mathrm{~A} 0=\mathrm{VIL})$ represents the manufacturer code, and byte 1 ( $\mathrm{A} 0=\mathrm{VIH}$ ), the device identifier code. For the MX27C4100/4096, these two identifier bytes are given in the Mode Select Table. All identifiers for manufacturer
and device codes will possess odd parity, with the MSB (Q15) defined as the parity bit.

## READ MODE

The MX27C4100/4096 has two control functions, both of which must be logically satisfied in order to obtain data at the outputs. Chip Enable ( $\overline{\mathrm{CE}})$ is the power control and should be used for device selection. Output Enable (OE) is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that addresses are stable, address access time (tACC) is equal to the delay from $\overline{\mathrm{CE}}$ to output (tCE). Data is available at the outputs tOE after the falling edge of $\overline{\mathrm{OE}}$ 's, assuming that $\overline{C E}$ has been LOW and addresses have been stable for at least $\mathrm{tACC}-\mathrm{t}$ OE.

## WORD-WIDE MODE

With BYTE/VPP at VCC $\pm 0.2 \mathrm{~V}$ outputs Q0-7 present data Q0-7 and outputs Q8-15 present data Q8-15, after $\overline{\text { EE and }}$ OE are appropriately enabled.

## BYTE-WIDE MODE

With $\overline{\text { BYTE }} / \mathrm{VPP}$ at GND $\pm 0.2 \mathrm{~V}$, outputs Q8-15 are tristated. If Q15/A-1 = VIH, outputs Q0-7 present data bits Q8-15. If Q15/A-1 = VIL, outputs Q0-7 present data bits Q0-7.

## STANDBY MODE

The MX27C4100/4096 has a CMOS standby mode which reduces the maximum VCC current to 100 uA . It is placed in CMOS standby when $\overline{C E}$ is at VCC $\pm 0.3 \mathrm{~V}$. The MX27C4100/4096 also has a TTL-standby mode which reduces the maximum VCC current to 1.5 mA . It is placed in TTL-standby when $\overline{\mathrm{CE}}$ is at VIH. When in standby mode, the outputs are in a high-impedance state, independent of the $\overline{\mathrm{OE}}$ input.

## TWO-LINE OUTPUT CONTROL FUNCTION

To accommodate multiple memory connections, a twoline control function is provided to allow for:

1. Low memory power dissipation,
2. Assurance that output bus contention will not occur.

It is recommended that $\overline{C E}$ be decoded and used as the primary device-selecting function, while $\overline{\mathrm{OE}}$ be made a common connection to all devices in the array and connected to the READ line from the system control bus. This assures that all deselected memory devices are in their low-power standby mode and that the output pins are only active when data is desired from a particular memory device.

## SYSTEM CONSIDERATIONS

During the switch between active and standby conditions, transient current peaks are produced on the rising and falling edges of Chip Enable. The magnitude of these transient current peaks is dependent on the output capacitance loading of the device. At a minimum, a 0.1 uF ceramic capacitor (high frequency, low inherent inductance) should be used on each device between Vcc and GND to minimize transient effects. In addition, to overcome the voltage drop caused by the inductive effects of the printed circuit board traces on EPROM arrays, a 4.7 uF bulk electrolytic capacitor should be used between VCC and GND for each eight devices. The location of the capacitor should be close to where the power supply is connected to the array.

## M×27C4100/27C4096

## MODE SELECT TABLE (MX27C4096)

|  |  | PINS |  |  |  |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :---: |
| MODE | $\overline{\text { CE }}$ | $\overline{\text { OE }}$ | A0 | A9 | VPP | OUTPUTS |  |
| Read | VIL | VIL | X | X | VCC | DOUT |  |
| Output Disable | VIL | VIH | X | X | VCC | High Z |  |
| Standby (TTL) | VIH | X | X | X | VCC | High Z |  |
| Standby (CMOS) | VCC $\pm 0.3 \mathrm{~V}$ | X | X | X | VCC | High Z |  |
| Program | VIL | VIH | X | X | VPP | DIN |  |
| Program Verify | VIH | VIL | X | X | VPP | DOUT |  |
| Program Inhibit | VIH | VIH | X | X | VPP | High Z |  |
| Manufacturer Code(3) | VIL | VIL | VIL | VH | VCC | 00C2H |  |
| Device Code(3) | VIL | VIL | VIH | VH | VCC | 0151H |  |

NOTES: 1. $\mathrm{VH}=12.0 \mathrm{~V} \pm 0.5 \mathrm{~V}$
3. $\mathrm{A} 1-\mathrm{A} 8=\mathrm{A} 10-\mathrm{A} 17=\mathrm{VIL}($ For auto select $)$
2. $\mathrm{X}=$ Either VIH or VIL
4. See DC Programming Characteristics for VPP voltage during programming.

MODE SELECT TABLE (MX27C4100)

| MODE | CE | OE | A9 | A0 | Q15/A-1 | BYTE/ <br> VPP(5) | Q8-14 | Q0-7 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Read (Word) | VIL | VIL | X | X | Q15 Out | VCC | Q8-14 Out | Q0-7 Out |
| Read (Upper Byte) | VIL | VIL | X | X | VIH | GND | High Z | Q8-15 Out |
| Read (Lower Byte) | VIL | VIL | X | X | VIL | GND | High Z | Q0-7 Out |
| Output Disable | VIL | VIH | X | X | High Z | X | High Z | High Z |
| Standby | VIH | X | X | X | High Z | X | High Z | High Z |
| Program | VIL | VIH | x | x | Q15 In | VPP | Q8-14 In | Q0-7 In |
| Program Verify | VIH | VIL | X | X | Q15 Out | VPP | Q8-14 Out | Q0-7 Out |
| Program Inhibit | VIH | VIH | X | X | High Z | VPP | High Z | High Z |
| Manufacturer Code(3) | VIL | VIL | VH | VIL | OB | VCC | OOH | C2H |
| Device Code(3) | VIL | VIL | VH | VIH | 1B | VCC | 38 H | 00H |

NOTES: 1. $\mathrm{VH}=12.0 \mathrm{~V} \pm 0.5 \mathrm{~V}$
2. $\mathrm{X}=$ Either VIH or VIL
3. $\mathrm{A} 1-\mathrm{A} 8, \mathrm{~A} 10-\mathrm{A} 17=\mathrm{VIL}($ for auto select)
4. See DC Programming Characteristics for VPP voltages.
5. BYTE/VPP is intended for operation under DC Voltage conditions only.
6. Manufacture code $=00 \mathrm{C} 2 \mathrm{H}$

Device code $=\mathrm{B} 800 \mathrm{H}$

## M×27C4100/27C4096

FIGURE 1. FAST PROGRAMMING FLOW CHART


## SWITCHING TEST CIRCUITS


$C L=100 \mathrm{pF}$ including jig capacitance (30pF for 100 ns parts)

## SWITCHING TEST WAVEFORMS



## MX27C4100/27C4096

ABSOLUTE MAXIMUM RATINGS

| RATING | VALUE |
| :--- | :--- |
| Ambient Operating Temperature | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| Storage Temperature | $-65^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |
| Applied Input Voltage | -0.5 V to 7.0 V |
| Applied Output Voltage | -0.5 V to VCC +0.5 V |
| VCC to Ground Potential | -0.5 V to 7.0 V |
| A9 \& VPP | -0.5 V to 13.5 V |

NOTICE:
Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended period may affect reliability.

## NOTICE:

Specifications contained within the following tables are subject to change.

## DC/AC Operating Conditions for Read Operation

MX27C4100/4096

|  |  | -10 | -12 | -15 |
| :---: | :---: | :---: | :---: | :---: |
| Operating Temperature | Commercial | $0^{\circ} \mathrm{C}$ to $55^{\circ} \mathrm{C}$ | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ |
|  | Industrial | $-40^{\circ} \mathrm{C}$ to $85{ }^{\circ} \mathrm{C}$ | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ |
| Vcc Power Supply |  | $5 \mathrm{~V} \pm 5 \%$ | $5 \mathrm{~V} \pm 10 \%$ | $5 \mathrm{~V} \pm 10 \%$ |

## DC CHARACTERISTICS

| SYMBOL | PARAMETER | MIN. | MAX. | UNIT | CONDITIONS |
| :--- | :--- | :--- | :--- | :--- | :--- |
| VOH | Output High Voltage | 2.4 |  | V | $\mathrm{IOH}=-0.4 \mathrm{~mA}$ |
| VOL | Output Low Voltage |  | 0.4 | V | $\mathrm{IOL}=2.1 \mathrm{~mA}$ |
| VIH | Input High Voltage | 2.0 | $\mathrm{VCC}+0.5$ | V |  |
| VIL | Input Low Voltage | -0.3 | 0.8 | V |  |
| ILI | Input Leakage Current | -10 | 10 | uA | $\mathrm{VIN}=0$ to 5.5 V |
| ILO | Output Leakage Current | -10 | 10 | uA | $\mathrm{VOUT}=0$ to 5.5 V |
| ICC3 | VCC Power-Down Current |  | 100 | uA | $\overline{\mathrm{CE}}=\mathrm{VCC} \pm 0.3 \mathrm{~V}$ |
| ICC2 | VCC Standby Current |  | 1.5 | mA | $\overline{\mathrm{CE}}=\mathrm{VIH}$ |
| ICC1 | VCC Active Current | 60 | mA | $\overline{\mathrm{CE}}=\mathrm{VIL}, \mathrm{f}=5 \mathrm{MHz}$, lout $=0 \mathrm{~mA}$ |  |
| IPP | VPP Supply Current Read | 10 | uA | $\overline{\mathrm{CE}}=\overline{\mathrm{OE}}=\mathrm{VIL}, \mathrm{VPP}=5.5 \mathrm{~V}$ |  |

CAPACITANCE TA $=25^{\circ} \mathrm{C}, \mathrm{f}=1.0 \mathrm{MHz}$ (Sampled only)

| SYMBOL | PARAMETER | TYP. | MAX. | UNIT | CONDITIONS |
| :--- | :--- | :--- | :--- | :--- | :--- |
| CIN | Input Capacitance | 8 | 12 | pF | VIN $=0 \mathrm{~V}$ |
| COUT | Output Capacitance | 8 | 12 | pF | VOUT $=0 \mathrm{~V}$ |
| CVPP | VPP Capacitance | 18 | 25 | pF | VPP $=0 \mathrm{~V}$ |

## AC CHARACTERISTICS

| SYMBOL | PARAMETER | 27C4100/4096-10 |  | 27C4100/4096-12 |  | 27C4100/4096-15 |  |  | CONDITIONS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | UNIT |  |
| tACC | Address to Output Delay |  | 100 |  | 120 |  | 150 | ns | $\overline{\mathrm{CE}}=\overline{\mathrm{OE}}=\mathrm{VIL}$ |
| tCE | Chip Enable to Output Delay |  | 100 |  | 120 |  | 150 | ns | $\overline{\mathrm{OE}}=\mathrm{VIL}$ |
| tOE | Output Enable to Output Delay |  | 45 |  | 50 |  | 65 | ns | $\overline{\mathrm{CE}}=\mathrm{VIL}$ |
| tDF | OE High to Output Float, or $\overline{\mathrm{CE}}$ High to Output Float | 0 | 30 | 0 | 35 | 0 | 50 | ns |  |
| tOH | Output Hold from Address, $\overline{C E}$ or $\overline{O E}$ which ever occurred first | 0 |  | 0 |  | 0 |  | ns |  |

## AC CHARACTERISTICS(Continued)

| SYMBOL | PARAMETER | 27C4100-10 |  | 27C4100-12 |  | 27C4100-15 |  | UNIT | CONDITIONS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. |  |  |
| tBHA | BYTE Access Time |  | 100 |  | 120 |  | 150 | ns |  |
| tOHB | $\overline{\text { BYTE Output Hold Time }}$ | 0 |  | 0 |  | 0 |  | ns |  |
| tBHZ | BYTE Output Delay Time |  | 70 |  | 70 |  | 70 | ns |  |
| tBLZ | BYTE Output Set Time | 10 |  | 10 |  | 10 |  | ns |  |

DC PROGRAMMING CHARACTERISTICS TA $=25^{\circ} \mathrm{C} \pm 5^{\circ} \mathrm{C}$

| SYMBOL | PARAMETER | MIN. | MAX. | UNIT | CONDITIONS |
| :--- | :--- | :--- | :--- | :--- | :--- |
| VOH | Output High Voltage | 2.4 |  | V | $\mathrm{IOH}=-0.40 \mathrm{~mA}$ |
| VOL | Output Low Voltage |  | 0.4 | V | $\mathrm{IOL}=2.1 \mathrm{~mA}$ |
| VIH | Input High Voltage | 2.0 | $\mathrm{VCC}+0.5$ | V |  |
| VIL | Input Low Voltage | -0.3 | 0.8 | V |  |
| ILI | Input Leakage Current | -10 | 10 | uA | $\mathrm{VIN}=0$ to 5.5 V |
| VH | A9 Auto Select Voltage | 11.5 | 12.5 | V |  |
| ICC3 | VCC Supply Current (Program \& Verify) |  | 50 | mA |  |
| IPP2 | VPP Supply Current(Program) |  | 30 | mA | $\overline{\mathrm{CE}}=\mathrm{VIL}, \overline{\mathrm{OE}}=\mathrm{VIH}$ |
| VCC1 | Fast Programming Supply Voltage | 6.00 | 6.50 | V |  |
| VPP1 | Fast Programming Voltage | 12.5 | 13.0 | V |  |

AC PROGRAMMING CHARACTERISTICS TA $=25^{\circ} \mathrm{C} \pm 5^{\circ} \mathrm{C}$

| SYMBOL | PARAMETER | MIN. | MAX. | UNIT | CONDITIONS |
| :--- | :--- | :--- | :--- | :--- | :--- |
| tAS | Address Setup Time | 2.0 |  | us |  |
| tOES | $\overline{\text { OE Setup Time }}$ | 2.0 |  | us |  |
| tDS | Data Setup Time | 2.0 | us |  |  |
| tAH | Address Hold Time | 0 | us |  |  |
| tDH | Data Hold Time | 2.0 |  | us |  |
| tDFP | Output Enable to Output Float Delay | 0 | 130 | ns |  |
| tVPS | VPP Setup Time | 2.0 |  | us |  |
| tPW | PGM Program Pulse Width | 95 | 105 | us |  |
| tVCS | VCC Setup Time | 2.0 |  | us |  |
| tOE | Data valid from $\overline{O E}$ |  | 150 | ns |  |

## MX27C4100/27C4096

## WEFORMS(MX27C4096) <br> READ CYCLE(WORD MODE)



FAST PROGRAMMING ALGORITHM WAVEFORMS


M×27C4100/27C4096

WAVEFORMS(MX27C4100)
READ CYCLE (BYTE MODE)


FAST PROGRAMMING ALGORITHM WAVEFORMS


## M×27C4100/27C4096

## ORDERING INFORMATION

CERAMIC PACKAGE

| PART NO. | ACCESS TIME <br> (ns) | OPERATING <br> CURRENT | STANDBY (mA) <br> CURRENT MAX.(uA) | OPERATING <br> TEMPERATURE | PACKAGE |
| :--- | :--- | :--- | :--- | :--- | :--- |
| MX27C4100DC-10 | 100 | 60 | 100 | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | 40 Pin DIP(ROM pin out) |
| MX27C4100DC-12 | 120 | 60 | 100 | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | 40 Pin DIP(ROM pin out) |
| MX27C4100DC-15 | 150 | 60 | 100 | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | 40 Pin DIP(ROM pin out) |
| MX27C4096DC-10 | 100 | 60 | 100 | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | 40 Pin DIP(JEDEC pin out) |
| MX27C4096DC-12 | 120 | 60 | 100 | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | 40 Pin DIP(JEDEC pin out) |
| MX27C4096DC-15 | 150 | 60 | 100 | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | 40 Pin DIP(JEDEC pin out) |
| MX27C4100DI-10 | 100 | 60 | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | 40 Pin DIP(ROM pin out) |  |
| MX27C4100DI-12 | 120 | 60 | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | 40 Pin DIP(ROM pin out) |  |
| MX27C4100DI-15 | 150 | 60 | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | 40 Pin DIP(ROM pin out) |  |
| MX27C4096DI-10 | 100 | 60 | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | 40 Pin DIP(JEDEC pin out) |  |
| MX27C4096DI-12 | 120 | 60 | 100 | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | 40 Pin DIP(JEDEC pin out) |
| MX27C4096DI-15 | 150 | 60 | 100 | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | 40 Pin DIP(JEDEC pin out) |

PLASTIC PACKAGE

| PART NO. | ACCESS TIME | OPERATING <br> (ns) | STANDBY <br> CURRENT MAX.(mA) | OPERATING <br> CURRENT MAX.(uA) | PACKAGE <br> TEMPERATURE |
| :--- | :--- | :--- | :--- | :--- | :--- |
| MX27C4100PC-10 | 100 | 60 | 100 | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | 40 Pin DIP(ROM pin out) |
| MX27C4100PC-12 | 120 | 60 | 100 | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | 40 Pin DIP(ROM pin out) |
| MX27C4100PC-15 | 150 | 60 | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | 40 Pin DIP(ROM pin out) |  |
| MX27C4100MC-10 | 100 | 60 | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | 40 Pin SOP(ROM pin out) |  |
| MX27C4100MC-12 | 120 | 60 | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | 40 Pin SOP(ROM pin out) |  |
| MX27C4100MC-15 | 150 | 60 | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | 40 Pin SOP(ROM pin out) |  |
| MX27C4096PC-10 | 100 | 60 | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | 40 Pin DIP(JEDEC pin out) |  |
| MX27C4096PC-12 | 120 | 60 | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | 40 Pin DIP(JEDEC pin out) |  |
| MX27C4096PC-15 | 150 | 60 | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | 40 Pin DIP(JEDEC pin out) |  |
| MX27C4096QC-10 | 100 | 60 | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | 44 Pin PLCC |  |
| MX27C4096QC-12 | 120 | 60 | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | 44 Pin PLCC |  |
| MX27C4096QC-15 | 150 | 60 | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | 44 Pin PLCC |  |
| MX27C4100PI-10 | 100 | 60 | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | 40 Pin DIP(ROM pin out) |  |
| MX27C4100PI-12 | 120 | 60 | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | 40 Pin DIP(ROM pin out) |  |
| MX27C4100PI-15 | 150 | 60 | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | 40 Pin DIP(ROM pin out) |  |
| MX27C4100MI-10 | 100 | 60 | 100 | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | 40 Pin SOP(ROM pin out) |
| MX27C4100MI-12 | 120 | 60 | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | 40 Pin SOP(ROM pin out) |  |
| MX27C4100MI-15 | 150 | 60 | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | 40 Pin SOP(ROM pin out) |  |
| MX27C4096PI-10 | 100 | 60 | $--40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | 40 Pin DIP(JEDEC pin out) |  |
| MX27C4096PI-12 | 120 | 60 | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | 40 Pin DIP(JEDEC pin out) |  |
| MX27C4096PI-15 | 150 | 60 | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | 40 Pin DIP(JEDEC pin out) |  |
| MX27C4096QI-10 | 100 | 60 | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | 44 Pin PLCC |  |
| MX27C4096QI-12 | 120 | 60 | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | 44 Pin PLCC |  |
| MX27C4096QI-15 | 150 | 60 | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | 44 Pin PLCC |  |

MX27C4100/27C4096

## PACKAGE INFORMATION

40-PIN CERDIP(MSI) WITH WINDOW(600 mil)

| ITEM | MILLIMETERS | INCHES |  |
| :---: | :---: | :---: | :---: |
| A | 53.34 max. | 2.100 max. | $\qquad$ |
| B | $1.85 \pm .30$ | . $073 \pm .012$ |  |
| C | 2.54 [TP] | . 100 [TP] |  |
| D | . $46 \pm .05$ | . $018 \pm .002$ |  |
| E | 48.22 | 1.900 |  |
| F | $1.40 \pm .05$ | . $055 \pm .005$ |  |
| G | $3.43 \pm .38$ | . $135 \pm .015$ |  |
| H | . $94 \pm .41$ | . $037 \pm .016$ |  |
| 1 | 5.00 | . 197 |  |
| $J$ | $15.494 \pm .127$ | . $610 \pm .005$ |  |
| K | $14.6558 \pm .0254$ | $.577 \pm .001$ |  |
| L | . $25 \pm .13$ | . $010 \pm .005$ |  |
| M | 0~15 ${ }^{\circ}$ | 0~15 ${ }^{\circ}$ |  |
| N | 10.668 | . 420 |  |
| 0 | 8.128 | . 320 |  |
| NOTE: Ea <br> mm <br> max | lead centerline is 01 inch] of its true num material conditio | cated within position [TP] ก. |  |

40-PIN PLASTIC DIP(600 mil)

| ITEM | MILLIMETERS | INCHES |  |
| :---: | :---: | :---: | :---: |
| A | 52.54 max. | 2.070 max. | 40 |
| B | 2.03 [REF] | . 080 [REF] |  |
| C | 2.54 [TP] | . 100 [TP] |  |
| D | . 46 [Typ.] | . 018 [Typ.] |  |
| E | 48.22 | 1.900 |  |
| F | 1.52 [Typ.] | . 060 [Typ.] |  |
| G | $3.30 \pm .25$ | $.130 \pm .010$ |  |
| H | . 51 [REF] | . 020 [REF] |  |
| 1 | $3.94 \pm .25$ | $.155 \pm .010$ |  |
| J | 5.33 max. | . 210 max. |  |
| K | $15.22 \pm .25$ | . $600 \pm .010$ |  |
| L | $13.97 \pm .25$ | $.550 \pm .010$ |  |
| M | . 25 [Typ.] | . 010 [Typ.] |  |
| NOTE: | lead centerline is 01 inch] of its tru num material condi | cated within 25 position [TP] at n. |  |

## MX27C4100/27C4096

## PACKAGE INFORMATION

44-PIN PLASTIC LEADED CHIP CARRIER(PLCC)

| ITEM | MILLIMETERS | INCHES |
| :--- | :--- | :--- |
| A | $17.53 \pm .12$ | $.690 \pm .005$ |
| B | $16.59 \pm .12$ | $.653 \pm .005$ |
| C | $16.59 \pm .12$ | $.653 \pm .005$ |
| D | $17.53 \pm .12$ | $.690 \pm .005$ |
| E | 1.95 | .077 |
| F | 4.70 max. | .185 max |
| G | $2.55 \pm .25$ | $.100 \pm .010$ |
| H | .51 min. | .020 min. |
| I | $1.27[$ Typ. $]$ | $.050[$ Typ. $]$ |
| J | $.71 \pm .10$ | $.028 \pm .004$ |
| K | $.46 \pm .10$ | $.018 \pm .004$ |
| L | $15.50 \pm .51$ | $.610 \pm .020$ |
| M | .63 R | .025 R |
| N | $.25[$ Typ.] | $.010[$ Typ. $]$ |



## 40-PIN PLASTIC SOP(450 mil)

| ITEM | MILLIMETERS | INCHES |
| :--- | :--- | :--- |
| A | $26.06 \pm .13$ | $1.026 \pm .005$ |
| B | $1.00[R E F]$ | $.038[R E F]$ |
| C | 1.27 [TP] | .050 [TP] |
| D | .41 [Typ.] | $.016[$ Typ.] |
| E | .102 min. | .004 min. |
| F | 3.0 max. | .118 max. |
| G | $2.695 \pm .13$ | $.106 \pm .005$ |
| H | $14.125 \pm .26$ | $.556 \pm .010$ |
| I | $11.303 \pm .13$ | $.445 \pm .005$ |
| J | $.203[$ Typ. $]$ | $.008[$ Typ.] |
| K | $.785 \pm .21$ | $.031 \pm .008$ |

NOTE: Each lead centerline is located within .25 $\mathrm{mm}[.01$ inch] of its true position [TP] at maximum material condition.
 MX27C4100/27C4096

## Revision History

| Revision No. | Description | Date |
| :--- | :--- | :--- |
| 3.0 | 1) Eliminate Interactive Programming Mode | $6 / 13 / 1997$ |
|  | 2) 40 -CDIP package quartz lens, change to square shape. |  |
| 3.1 | IPP1 100uA to 10uA | $7 / 17 / 1997$ |

## M×27C4100/27C4096

Macronix International Co., Ltd.HEADQUARTERS:TEL:+886-3-578-8888FAX:+886-3-578-8887
EUROPE OFFICE:
TEL:+32-2-456-8020FAX:+32-2-456-8021JAPAN OFFICE:TEL:+81-44-246-9100
FAX:+81-44-246-9105
SINGAPORE OFFICE:
TEL:+65-747-2309
FAX:+65-748-4090
TAIPEI OFFICE:
TEL:+886-3-509-3300FAX:+886-3-509-2200
Macronix America, Inc.TEL:+1-408-453-8088
FAX:+1-408-453-8488
CHICAGO OFFICE:
TEL:+1-847-963-1900
FAX:+1-847-963-1909
http : //www.macronix.com


[^0]:    NOTE : X=H or L

